Learn how to improve verification of ASIC and FPGA implementation of MATLAB algorithms and Simulink models through the combination of model verification and validation techniques with generation and verification of RTL code.
Functional verification of ASICs and FPGAs accounts for 50-70 percent of total design effort, and surveys show that achieving coverage closure is the single biggest challenge that design teams face before achieving signoff.
In this webinar, we will cover these topics to address verification challenges.
MathWorks engineers will demonstrate use of these techniques on example designs verified using the Universal Verification Methodology (UVM).
Mark Lin in an advance application engineer supporting ASIC/FPGA workflows who specializes in digital design verification. Mark was a verification engineer at Broadcom for eight years, where he developed full-chip test environments. He earned a BS degree in electrical engineering from California State University of Los Angeles.
Eric Cigan is the principal product marketing manager at MathWorks for ASIC and FPGA verification. Prior to joining MathWorks, he held technical marketing roles at MathStar, AccelChip, and Mentor Graphics. Eric earned BS and MS degrees in mechanical engineering from the Massachusetts Institute of Technology.
Recorded: 26 Sep 2019
You can also select a web site from the following list:
Select the China site (in Chinese or English) for best site performance. Other MathWorks country sites are not optimized for visits from your location.