Unsupported Simulink Blocks in Analysis
If Simulink® Design Verifier™ is unable to analyze a model element, the tool attempts to stub the element and continue analyzing the model with the stub in place. For more information, see Handle Model Complexities with Automatic Stubbing. However, if stubbing is not possible, Simulink Design Verifier considers the model element as unsupported, and the model is incompatible for analysis.
The sections below describe model elements that are supported or not supported for analysis, including unsupported blocks and other limitations.
Logic and Bit Operations Library
User-Defined Functions Library
Additional Math and Discrete Library
See Also
Topics
- Handle Model Complexities with Automatic Stubbing
- Simulink Design Verifier Limitations for MATLAB for Code Generation
- Simulink Design Verifier Limitations and Considerations for S-Functions and C/C++ Code
- Analysis Limitations and Considerations for Model Blocks
- Limitations of Simulink Design Verifier with Stateflow Features